Espressif Systems /ESP32-C6 /EXTMEM /L1_ICACHE1_PRELOCK_SCT_SIZE

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as L1_ICACHE1_PRELOCK_SCT_SIZE

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0L1_ICACHE1_PRELOCK_SCT0_SIZE0L1_ICACHE1_PRELOCK_SCT1_SIZE

Description

L1 instruction Cache 1 prelock section size configure register

Fields

L1_ICACHE1_PRELOCK_SCT0_SIZE

Those bits are used to configure the size of the first section of prelock on L1-ICache1, which should be used together with L1_ICACHE1_PRELOCK_SCT0_ADDR_REG

L1_ICACHE1_PRELOCK_SCT1_SIZE

Those bits are used to configure the size of the second section of prelock on L1-ICache1, which should be used together with L1_ICACHE1_PRELOCK_SCT1_ADDR_REG

Links

() ()